# **Project Checkpoint 2**

# Regfile

# Logistics

This is the second Project Checkpoint for our processor.

- Due: Wednesday, September 29, 2021 by 11:59:59PM (Beijing time).
- Late policy can be found on the course webpage/syllabus.

### Introduction

Design and simulate a register file using Verilog. You must support:

- 2 read ports
- 1 write port
- 32 registers (registers are 32-bits wide)

We will post clarifications, updates, etc. on Sakai if necessary. Please monitor the announcements there.

#### **Module Interface**

Designs which do not adhere to the following specification cannot receive a score.

Your module must use the following interface (n.b. it is template provided to you in regfile.v):

```
module regfile(
        clock, ctrl_writeEnable, ctrl_reset, ctrl_writeReg,
        ctrl_readRegA, ctrl_readRegB, data_writeReg, data_readRegA,
        data_readRegB
);

input clock, ctrl_writeEnable, ctrl_reset;
input [4:0] ctrl_writeReg, ctrl_readRegA, ctrl_readRegB;
input [31:0] data_writeReg;

output [31:0] data_readRegA, data_readRegB;
endmodule
```

# **Background**

A register file is a series of individual registers containing key information in a CPU. The register file allows for two essential actions: reading register values and writing values to registers. This is accomplished by **ports**. A **read port** takes in data from all of the registers in the register file and outputs only the data (in this case, data\_readRegA or data\_readRegB) from the desired register, as designated by control bits (ctrl\_readRegA, ctrl\_readRegB). A **write port** uses similar control bits (ctrl\_writeReg) to determine which register to write data (data\_writeReg) to.

Attached below is an example of a register file laid out in Logisim. Keep in mind this example only contains 4 8-bit registers, and your module must contain 32 32-bit registers.



**Note**: the read ports above contain elements called **tristate buffers**. These are common in read ports and can act as a faster mux (see the tristate buffer sections of <u>this article</u> for more information). The Verilog equivalent of such an element is:

assign buffer\_output = buffer\_select ? output if true : 1'bz;
This is a form of the ternary operator and is allowed in this project (see Banned Verilog).

# **Permitted and Banned Verilog**

Designs which do not adhere to the following specifications cannot receive a score.

No "megafunctions."

Use **only** structural Verilog like:

• and and gate (output\_1, input\_1, input\_2 ...);

And not syntactic sugar like:

- assign output\_1 = input\_1 & input\_2; (Note: &, |, \*, /, ^, etc. are banned)
- ==, >=, =<, etc.

except in constructing your DFFE (i.e. you can use whatever verilog you need to construct a DFFE).

However, feel free to use the following syntactic sugar and primitives:

- assign ternary\_output = cond ? High : Low;
  - The ternary operator is a simple construction that passes on the "High" wire if the cond wire is asserted and "Low" wire if the cond wire is not asserted

## **Other Specifications**

Designs which do not adhere to the following specifications may not receive a score.

- Your design must function with no longer than a 20ns clock period (i.e., it must be able to be clocked as fast as 50 MHz)
- Register 0 must always read as 0 (no matter what is written to it, it will output 0)
- Module names and file names must be the same. Otherwise, the autograder will not compile the submission

#### **Submission Instructions**

- Your Verilog code
- A README.txt that includes
  - A text description of your design implementation (e.g., "I used X,Y,Z to ...", or "My hierarchical decoder tree was...")
  - A description of how fast you estimate your register file can be clocked
  - If there are bugs or issues, descriptions of what they are and what you think caused them
- Put your Verilog code and README.txt into a ZIP file and upload your ZIP file to Sakai in the section of Assignments.

# Grading

Complete, working designs will be tested for a grade using a test bench in Quartus/Modelsim. **Caution**: other tools/environments like iverilog behave differently. If your code doesn't work in Quartus/Modelsim, you may receive 0.

#### Resources

We will post additional project files on Sakai. These project files include a sample testbench. It should help you test your regfile and also write test benches in the future. However, the test bench used for grading will be more extensive than the one presented here. Passing the included test

bench does not ensure any points.